

# SQFlash Technical Manual

(SQF-P10SX-XG-P8X)



# CONTENTS

| 1. Overview                                 |   |
|---------------------------------------------|---|
| 2. Controller Features                      |   |
| 3. System Features                          | _ |
| 4. Specification Table                      |   |
| 5. General Description                      |   |
| 6. Pin Assignment and Description           |   |
| 6.1 Compact Flash Interface Pin Assignments |   |
| 6.2 Signal Descriptions                     |   |
| 7. Identify Drive Information               |   |
| 8. CIS information                          |   |
| 9. Power Management                         |   |
| 9.1 Power Saving Flow                       |   |
| 10. ATA Command Set                         |   |
| 11. System Power Consumption                |   |
| 12. Electrical Specifications               |   |
| 13. DC Characters                           |   |
| 14. AC Characters                           |   |
| 14.1 PCMCIA Interface                       |   |
| 14.2 IDE Interface Timing (PIO Mode)        |   |
| 14.3 Multi Word DMA                         |   |
| 14.4 Ultra DMA                              |   |
| 15. Package Specifications                  |   |

#### **Revision History**

| Rev. | Date       | History                                                                                              |
|------|------------|------------------------------------------------------------------------------------------------------|
| 1.0  | 2011/11/10 | 1. 1 <sup>st</sup> draft                                                                             |
| 1.1  | 2012/05/14 | 1. Add complete capacity information                                                                 |
| 1.2  | 2012/07/23 | 1. Correct transfer mode                                                                             |
| 1.3  | 2012/10/20 | 1. Add 512MB                                                                                         |
| 1.4  | 2012/12/16 | 1. Detail endurance information                                                                      |
| 1.5  | 2013/09/26 | 1. Add endurance information                                                                         |
| 1.6  | 2014/01/03 | 1. Add performance and TBW information                                                               |
| 1.7  | 2014/02/03 | <ol> <li>Add user capacity information (LBA)</li> <li>Add power consumption by capacities</li> </ol> |
|      |            |                                                                                                      |
|      |            |                                                                                                      |

Advantech reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Advantech is believed to be accurate and reliable. However, Advantech does not assure any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.

Copyright © 1983-2010 Advantech Co., Ltd. All rights reserved.

# 1. <u>Overview</u>

The **CompactFlash Card** of the **SQFlash** is one of the most popular and best choices in the memory card market. Besides excellent performance and wide compatibility, it also has larger capacities available for choosing. The economized part using leads great reliability on preventing shock and vibration.

# 2. <u>Controller Features</u>

### Support Host Interfaces

- PCMCIA / IDE Interface
- Support to PIO Mode 6 / Multi Word DMA Mode 4 / Ultra DMA Mode 6 (Default UDMA 4 for 2CH, UDMA2 for 1CH)
- Fully compatible with CompactFlash specification version 3.0 and 4.1
- Fully compatible with PC Card Standard Release 8.0
- Fully compatible with the IDE standard interface
- Host Transfer Rate for PC Card / CompactFlash : 25MB/s (PIO6)
- Host Transfer Rate for IDE standard interface: 133MB/s (UDMA6)

### Build-In NAND Flash Memory Interface

- Build-in hardware ECC circuit (B.C.H).
- Support SLC (single level cell) NAND Flash Memory.
- Support 2K bytes/ 4K bytes/ 8K bytes data per page NAND Flash Memory.

#### ■ 1T RISC uP8051 RAM Mode

- Internal RAM: 256 Bytes.
- External RAM: 24KB (On Chip)

### Support SRAM Buffer (Dual Buffer Mode)

- A Buffer (512 Words)
- B Buffer (512 Words)
- CIS Buffer (256 bytes)
- 128-Pin TQFP Package
- Operating Voltage: 3.0~5.5V
- Power Saving implemented

### 3. System Features

#### Capacities

– SLC type : 256MB, 512MB, 1GB, 2GB, 4GB, 8GB, 16GB, 32GB

#### Flash type

Using the 32/24 nm SLC type NAND Flash

#### Performance (MB/sec)

- Single Channel : Sequential Read / Write = 25 / 20 (max.)
- Dual Channel : Sequential Read / Write = 50 / 40 (max.)

#### Error Detection / Correction Core (EDC/ECC)

Built-in EDC/ECC up to 48 random bits error per 2K bytes.

### Wear Leveling

- Built-in Static and Dynamic wear leveling function

#### Temperature Ranges

- Commercial Temperature
  - 0°C to 70°C
- Industrial Temperature
  - -40°C to 85°C

#### Endurance

- SLC type : > 5,000,000 program/erase cycles for whole disk (> 100,000 program/erase cycles per block)
- Low weight & Noiseless
- Automatic error detection and retry capabilities
- Supports power down commands and idle modes
- Compatible with all PC card services and socket services
- Host Transfer Rate for IDE standard interface : 100MB/s (UDMA5)
- Host Transfer Rate for PC Card / CompactFlash : 25MB/s (PIO6)
- Host interface : 8/16 bit access
- Auto sensing CF / ATA host interface
- 3.3V / 5V operation voltage

#### Mechanical Specification

- Shock : 1,500G, Peak / 0.5ms
- Vibration : 20G, Peak / 10~2000Hz

#### Humidity

- Operating Humidity : 5% ~ 95%
- Non-Operating Humidity : 5% ~ 95%

#### Insertions

10,000 times

#### NAND flash Data Retention

10 years

# 4. Specification Table

### Performance

|     |        | Sequential Perfo | rmance (MB/sec) | Random Performance (IOPS @4K) |       |  |
|-----|--------|------------------|-----------------|-------------------------------|-------|--|
|     |        | Read             | Write           | Read                          | Write |  |
|     | 256 MB | 24               | 6               | 1,856                         | 24    |  |
|     | 512 MB | 24               | 5               | 1,817                         | 20    |  |
|     | 1 GB   | 25               | 19              | 1,539                         | 13    |  |
| SLC | 2 GB   | 50               | 35              | 1,825                         | 13    |  |
| SLC | 4 GB   | 46               | 43              | 1,920                         | 10    |  |
|     | 8 GB   | 55               | 49              | 1,610                         | 5     |  |
|     | 16 GB  | 51               | 47              | 1,757                         | 5     |  |
|     | 32 GB  | 55               | 48              | 1,733                         | 5     |  |

#### Endurance

According to JEDEC subcommittee JC-64.8, the actual endurance of flash storage can be presented by Terabyte Write (TBW), which is measured by NAND Flash physical endurance, Wear-leveling Efficiency (WLE) and Write Amplification Factor (WAF) of specific capacities with following formula.

#### TBW = [(NAND Flash Physical Endurance) x Capacity x WLE] / WAF

#### • TBW of sequential writing

| SLC    | WLE    | WAF    | TBW |
|--------|--------|--------|-----|
| 256 MB | 0.9200 | 1.2400 | 16  |
| 512 MB | 0.9100 | 1.3500 | 30  |
| 1 GB   | 0.9100 | 1.0600 | 80  |
| 2 GB   | 0.9500 | 1.5600 | 113 |
| 4 GB   | 0.9200 | 2.4400 | 142 |
| 8 GB   | 0.9400 | 4.1200 | 165 |
| 16 GB  | 0.8400 | 4.4300 | 285 |
| 32 GB  | 0.8100 | 4.4400 | 567 |

#### • TBW of random writing

| SLC    | WLE    | WAF     | TBW |
|--------|--------|---------|-----|
| 256 MB | 0.9200 | 19.4300 | 1   |
| 512 MB | 0.9100 | 17.0200 | 2   |
| 1 GB   | 0.9100 | 16.0000 | 5   |
| 2 GB   | 0.9500 | 14.9200 | 12  |
| 4 GB   | 0.9200 | 13.3300 | 25  |
| 8 GB   | 0.9400 | 11.4300 | 60  |
| 16 GB  | 0.8400 | 8.2100  | 155 |
| 32 GB  | 0.8100 | 6.8750  | 360 |

#### LBA Value

| Density | LBA        |
|---------|------------|
| 256 MB  | 481,280    |
| 512 MB  | 941,976    |
| 1 GB    | 1,883,952  |
| 2 GB    | 3,767,904  |
| 4 GB    | 7,535,808  |
| 8 GB    | 15,072,624 |
| 16 GB   | 30,146,256 |
| 32 GB   | 60,292,512 |

### 5. General Description

#### Advanced NAND Flash Controller

Advantech SQFlash CF card includes Bad Block Management Algorithm, Wear Leveling Algorithm and Error Detection / Correction Code (EDC/ECC) Algorithm.

#### Bad Block Management

Bad blocks are blocks that contain one or more invalid bits of which the reliability is not guaranteed. Bad blocks may be representing when flash is shipped and may developed during life time of the device.

Advantech SQFlash CF card implement a efficient bad block management algorithm to detect the factory produced bad blocks and manages any bad blocks that may develop over the life time of the device. This process is completely transparent to the user, user will not aware of the existence of the bad blocks during operation.

#### Wear Leveling

NAND Type flash have individually erasable blocks, each of which can be put through a finite number of erase cycles before becoming unreliable. It means after certain cycles for any given block, errors can be occurred in a much higher rate compared with typical situation. Unfortunately, in the most of cases, the flash media will not been used evenly. For certain area, like file system, the data gets updated much frequently than other area. Flash media will rapidly wear out in place without any rotation.

Wear leveling attempts to work around these limitations by arranging data so that erasures and re-writes are distributed evenly across the full medium. In this way, no single sector prematurely fails due to a high concentration of program/erase cycles.

Advantech SQFlash CF card provides advanced wear leveling algorithm, which can efficiently spread out the flash usage through the whole flash media area. By implement both dynamic and static wear leveling algorithms, the life expectancy of the flash media can be improved significantly.

#### Error Detection / Correction

Advantech SQFlash CF card utilizes BCH ECC Algorithm which offers one of the most powerful ECC algorithms in the industry. Built-in EDC/ECC up to 12 random bits error per 512 bytes.

#### Sophisticate Product Management Systems

Since industrial application require much more reliable devices compare with consumer product, a more sophisticated product management system become necessary for industrial customer requirement. The key to providing reliable devices is product traceability and failure analysis system. By implement such systems end customer can expect much more reliable product.

#### Power Failure Protection

The power detecting level of the controller IC is at 2.9V and that of Flash is at 2.7V. When the power voltage is lower than 2.9V, the controller IC would stop action but Flash still keep running so that can avoid the data written wrong because of the low power voltage.

When the controller IC is writing data and suddenly power failure happens, the controller IC will judge if it completed one page written before power failure; If not, the data of this incomplete page will be written failure.

### 6. Pin Assignment and Description

### 6.1 Compact Flash Interface Pin Assignments

| P     | C Card Memory | / Mode   |       | PC Card I/O Mo | de       |       | True IDE Mod | le       |
|-------|---------------|----------|-------|----------------|----------|-------|--------------|----------|
| Pin # | Signal Name   | Pin Type | Pin # | Signal Name    | Pin Type | Pin # | Signal Name  | Pin Type |
| 1     | GND           |          | 1     | GND            |          | 1     | GND          | I/O      |
| 2     | D03           | I/O      | 2     | D03            | I/O      | 2     | D03          | I/O      |
| 3     | D04           | I/O      | 3     | D04            | I/O      | 3     | D04          | I/O      |
| 4     | D05           | I/O      | 4     | D05            | I/O      | 4     | D05          | I/O      |
| 5     | D06           | I/O      | 5     | D06            | I/O      | 5     | D06          | I/O      |
| 6     | D07           | I/O      | 6     | D07            | I/O      | 6     | D07          | I        |
| 7     | -CE1          | l        | 7     | -CE1           | I        | 7     | -CSO         | I        |
| 8     | A10           | I        | 8     | A10            |          | 8     | A10          | I        |
| 9     | -OE           | I        | 9     | -OE            |          | 9     | -ATA SEL     | I        |
| 10    | A09           | I        | 10    | A09            |          | 10    | A09          | I        |
| 11    | A08           | I        | 11    | A08            |          | 11    | A08          | I        |
| 12    | A07           | I        | 12    | A07            |          | 12    | A07          |          |
| 13    | VCC           |          | 13    | VCC            |          | 13    | VCC          | I        |
| 14    | A06           | I        | 14    | A06            |          | 14    | A06          | I        |
| 15    | A05           | I        | 15    | A05            |          | 15    | A05          | I        |
| 16    | A04           | _        | 16    | A04            | ļ        | 16    | A04          |          |
| 17    | A03           | _        | 17    | A03            | ļ        | 17    | A03          |          |
| 18    | A02           | _        | 18    | A02            | ļ        | 18    | A02          |          |
| 19    | A01           | _        | 19    | A01            | ļ        | 19    | A01          |          |
| 20    | A00           | I        | 20    | A00            |          | 20    | A00          | I/O      |
| 21    | D00           | I/O      | 21    | D00            | I/O      | 21    | D00          | I/O      |
| 22    | D01           | I/O      | 22    | D01            | I/O      | 22    | D01          | I/O      |
| 23    | D02           | I/O      | 23    | D02            | I/O      | 23    | D02          | 0        |
| 24    | WP            | 0        | 24    | -IOIS16        | 0        | 24    | -IOIS16      | 0        |
| 25    | -CD2          | 0        | 25    | -CD2           | 0        | 25    | -CD2         | 0        |
| 26    | -CD1          | 0        | 26    | -CD1           | 0        | 26    | -CD1         | I/O      |
| 27    | D11           | I/O      | 27    | D11            | I/O      | 27    | D11          | I/O      |
| 28    | D12           | I/O      | 28    | D12            | I/O      | 28    | D12          | I/O      |
| 29    | D13           | I/O      | 29    | D13            | I/O      | 29    | D13          | I/O      |
| 30    | D14           | I/O      | 30    | D14            | I/O      | 30    | D14          | I/O      |

| P     | C Card Memory | y Mode   |       | PC Card I/O Mo | /O Mode  |       | True IDE Mo | de       |
|-------|---------------|----------|-------|----------------|----------|-------|-------------|----------|
| Pin # | Signal Name   | Pin Type | Pin # | Signal Name    | Pin Type | Pin # | Signal Name | Pin Type |
| 31    | D15           | I/O      | 31    | D15            | I/O      | 31    | D15         | I        |
| 32    | -CE2          | I        | 32    | -CE2           | I        | 32    | -CS1        | 0        |
| 33    | -VS1          | 0        | 33    | -VS1           | 0        | 33    | -VS1        | Ι        |
| 34    | -IORD         | I        | 34    | -IORD          |          | 34    | -IORD       | I        |
| 35    | -IOWR         | I        | 35    | -IOWR          |          | 35    | -IOWR       | Ι        |
| 36    | -WE           | I        | 36    | -WE            |          | 36    | -WE         | Ι        |
| 37    | RDY/BSY       | 0        | 37    | IREQ           | 0        | 37    | INTRQ       |          |
| 38    | VCC           |          | 38    | VCC            |          | 38    | VCC         | Ι        |
| 39    | -CSEL         | I        | 39    | -CSEL          | I        | 39    | -CSEL       | I        |
| 40    | -VS2          | 0        | 40    | -VS2           | 0        | 40    | -VS2        | I        |
| 41    | RESET         | I        | 41    | RESET          |          | 41    | RESET       | 0        |
| 42    | -WAIT         | 0        | 42    | -WAIT          | 0        | 42    | IORDY       | 0        |
| 43    | -INPACK       | 0        | 43    | -INPACK        | 0        | 43    | -INPACK     | I        |
| 44    | -REG          | I        | 44    | -REG           |          | 44    | -REG        | I/O      |
| 45    | BVD2          | I/O      | 45    | -SPKR          | I/O      | 45    | -DASP       | I/O      |
| 46    | BVD1          | I/O      | 46    | -STSCHG        | I/O      | 46    | -PDIAG      | I/O      |
| 47    | D08           | I/O      | 47    | D08            | I/O      | 47    | D08         | I/O      |
| 48    | D09           | I/O      | 48    | D09            | I/O      | 48    | D09         | I/O      |
| 49    | D10           | I/O      | 49    | D10            | I/O      | 49    | D10         |          |
| 50    | GND           |          | 50    | GND            |          | 50    | GND         |          |

#### Remark :

1. WE should be connected to VCC in True IDE mode.

2. CSEL is input pin for master/slave selection used in True IDE mode.

#### 6.2 Signal Descriptions

| Signal Name                                           | Dir. | Pin                 | Description                                                                                                    |
|-------------------------------------------------------|------|---------------------|----------------------------------------------------------------------------------------------------------------|
| BVD2                                                  |      |                     | This output line is always driven to a high state in Memory                                                    |
| (PC Card Memory Mode)                                 | _    |                     | Mode since a battery is not required for this product                                                          |
| -SPKR                                                 |      |                     | This output line is always driven to a high state in I/O                                                       |
| (PC CARD I/O Mode)                                    | I/O  | 45                  | Mode since this product does not support the audio<br>function                                                 |
|                                                       | -    |                     | In the True IDE Mode, this input/output is the Disk                                                            |
| -DASP                                                 |      |                     | Active/Slave Present signal in the Master/Slave                                                                |
| (True IDE Mode)                                       |      |                     | handshake protocol                                                                                             |
|                                                       |      |                     | These card detect pins are connected to the ground on                                                          |
| -CD1,-CD2                                             |      |                     | the CompactFlash <sup>™</sup> Storage Card. They are used by                                                   |
| (PC Card Memory Mode)                                 |      |                     | the host to determine that the CompactFlash <sup>™</sup> Storage                                               |
|                                                       | 0    | 26, 25              | Card is fully inserted into its socket.                                                                        |
| -CD1,-CD2                                             | Ū    | 20, 20              | The signal is the same for all modes                                                                           |
| (PC Card I/O Mode)<br>-CD1,-CD2                       | -    |                     |                                                                                                                |
| (True IDE Mode)                                       |      |                     | The signal is the same for all modes                                                                           |
|                                                       |      |                     | These lines carry the Data, Commands, and Status                                                               |
| D[15:0]                                               |      | 31, 30,             | information between the host and the controller. D00 is                                                        |
| (PC Card Memory Mode)                                 |      | 29, 28,<br>27, 49,  | the LSB of the Odd Byte of the World                                                                           |
| D[15:0]                                               | I/O  |                     | The signal is the same as the PC Card Memory Mode                                                              |
| (PC Card I/O Mode)                                    | 1/0  | 48, 47,<br>6, 5, 4, | signal.                                                                                                        |
| D[15:0]                                               |      | 3, 2, 23,           | In True IDE Mode, all Task File operations occur in byte                                                       |
| (True IDE Mode)                                       |      | 22, 21              | mode on the lower order bus D00-D07 while all data                                                             |
| -IOWR                                                 |      |                     | transfers are 16 bit using D00-D15.                                                                            |
| (PC Card Memory Mode)                                 |      |                     | This signal is not used in this mode.                                                                          |
|                                                       |      |                     | The I/O Write strobe pulse is used to clock I/O data on the                                                    |
|                                                       |      |                     | Card Data bus into the CompactFlash <sup>™</sup> Storage Card or                                               |
| -IOWR                                                 |      |                     | CF+ Card controller registers when the CompactFlash <sup>™</sup>                                               |
| (PC Card I/O Mode)                                    |      |                     | Storage Card or CF+ Card is configured to use the I/O interface.                                               |
|                                                       |      |                     |                                                                                                                |
|                                                       |      |                     | The clocking shall occur on the negative to positive edge                                                      |
|                                                       |      |                     | of the signal (trailing edge).                                                                                 |
|                                                       | I    | 35                  | In True IDE Mode, while Ultra DMA mode protocol is not                                                         |
|                                                       |      |                     | active, this signal has the same function as in PC Card                                                        |
|                                                       |      |                     | I/O Mode.                                                                                                      |
| (True IDE Mode – Except Ultra<br>DMA Protocol Active) |      |                     | When Ultra DMA mode protocol is supported, this signal                                                         |
|                                                       |      |                     | must be negated before entering Ultra DMA mode                                                                 |
|                                                       |      |                     | protocol.                                                                                                      |
| STOP                                                  |      |                     |                                                                                                                |
| STOP<br>(True IDE Mode – Ultra DMA                    |      |                     | In True IDE Mode, while Ultra DMA mode protocol is active, the assertion of this signal causes the termination |
| Protocol Active)                                      |      |                     | of the Ultra DMA burst.                                                                                        |
|                                                       |      |                     |                                                                                                                |

| Signal Name                                                             | Dir. | Pin | Description                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                              |
|-------------------------------------------------------------------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -IORD<br>(PC Card Memory Mode)                                          |      |     | This signal is not used in this mode.                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                              |
| <b>-IORD</b><br>(PC Card I/O Mode)                                      |      |     | This is an I/O Read strobe generated by the host. This signal gates I/O data onto the bus from the CompactFlash <sup>TM</sup> Storage Card or CF+ Card when the card is configured to use the I/O interface.                                                                                            |                                                                                                                                                                                                                                              |
| <b>-IORD</b><br>(True IDE Mode – Except Ultra<br>DMA Protocol Active)   |      |     | In True IDE Mode, while Ultra DMA mode is not active,<br>this signal has the same function as in PC Card I/O<br>Mode.                                                                                                                                                                                   |                                                                                                                                                                                                                                              |
| <b>-HDMARDY</b><br>(True IDE Mode – In Ultra DMA<br>Protocol DMA Read)  | I    |     | active, this signal is asserted by the host to<br>the host is ready to receive Ultra DMA data<br>host may negate –HDMARDY to pause an                                                                                                                                                                   | In True IDE Mode when Ultra DMA mode DMA Read is<br>active, this signal is asserted by the host to indicate that<br>the host is ready to receive Ultra DMA data-in burst. The<br>host may negate –HDMARDY to pause an Ultra DMA<br>transfer. |
| <b>-HSTROBE</b><br>(True IDE Mode – In Ultra DMA<br>Protocol DMA Write) |      |     | In True IDE Mode when Ultra DMA mode DMA Write is<br>active, this signal is the data out strobe generated by the<br>host. Both the rising and falling edge of HSTROBE cause<br>data to be latched by the device. The host may stop<br>generating HSTROBE edges to pause an Ultra DMA<br>data-out burst. |                                                                                                                                                                                                                                              |
| <b>-WE</b><br>(PC Card Memory Mode)                                     | 1    | 36  | This signal driven by the host and used for strobing<br>memory write data to the registers of the CompactFlash <sup>TM</sup><br>Storage Card when the card is configured in the memory<br>interface mode. It is also used for writing the<br>configuration registers.                                   |                                                                                                                                                                                                                                              |
| -WE<br>(PC Card I/O Mode)                                               |      |     | In PC Card I/O Mode, this signal is used for writing the configuration registers.                                                                                                                                                                                                                       |                                                                                                                                                                                                                                              |
| -WE<br>(True IDE Mode)                                                  |      |     | In True IDE Mode this input signal is not used and should be connected to VCC by the host.                                                                                                                                                                                                              |                                                                                                                                                                                                                                              |
| -OE<br>(PC Card Memory Mode)                                            |      | I 9 | This is an Output Enable strobe generated by the host interface. It is used to read data from the CompactFlash <sup>™</sup> Storage Card in Memory Mode and to read the CIS and configuration registers.                                                                                                |                                                                                                                                                                                                                                              |
| -OE<br>(PC Card I/O Mode)                                               |      |     | 1 9                                                                                                                                                                                                                                                                                                     | In PC Card I/O Mode this input, this signal is used to read<br>the CIS and configuration registers.                                                                                                                                          |
| -OE<br>(True IDE Mode)                                                  |      |     | To enable True IDE Mode this input should be grounded by the host.                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                              |

| Signal Name                                              | Dir. | Pin                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------|------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>RDY/-BSY</b><br>(PC Card Memory Mode)                 | 0    | 37                                      | In Memory Mode this signal is set high when the<br>CompactFlash <sup>™</sup> Storage Card is ready to accept a new<br>data transfer operation and held low when the card is<br>busy. The Host memory card socket must provide a<br>pull-up resistor. At power up and at Reset, the<br>RDY/-BSY is held low (busy) until the CompactFlash <sup>™</sup><br>Storage Card has completed its power up or reset<br>function. No access of any type should be made to the<br>CompactFlash <sup>™</sup> Storage Card during this time. The<br>RDY/-BSY signal is held high (disabled from being busy)<br>whenever the following condition is true: The<br>CompactFlash <sup>™</sup> Storage Card has been powered up with<br>+RESET continuously disconnected or asserted. |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
| -IREQ<br>(PC Card I/O Mode)                              |      |                                         | I/O Operation- After the CompactFlash <sup>™</sup> Storage has<br>been configured for I/O operation, this signal is used<br>as –Interrupt Request. This line is strobed low to<br>generate a pulse mode interrupt or held low for a level<br>mode interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
| INTRQ<br>(True IDE Mode)                                 |      |                                         | In True IDE Mode signal is an active high Interrupt Request to the host.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
| A[10:0]<br>(PC Card Memory Mode)                         | I    | 8, 10,<br>11, 12,<br>14, 15,<br>16, 17, | These address lines along with the –REG signal are used<br>to select the following: The I/O port address registers<br>within the CompactFlash <sup>™</sup> Storage Card, the memory<br>mapped port address registers within the<br>CompactFlash <sup>™</sup> Storage Card, a byte in the card's<br>information structure and its configuration control and<br>status registers.                                                                                                                                                                                                                                                                                                                                                                                    |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
| <b>A[10:0]</b><br>(PC Card I/O Mode)                     |      | 18, 19,<br>20                           | The signal is the same as the PC Card Memory Mode signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
| <b>A[2:0]</b><br>(True IDE Mode)                         |      |                                         | In True IDE Mode only HA[2:0] are used to select the one of eight registers in the Task File, the remaining address lines should be grounded by the host .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
| <b>-CE1,-CE2</b><br>(PC Card Memory Mode)<br>Card Enable | 1    | 7, 32                                   | 7, 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7, 32 | 7, 32 | These input signals are used to select the card and to indicate to the card whether a byte or a word operation is being performed. –CE2 always accesses the odd byte of the word. –CE1 accesses the even byte or the Odd byte of the word depending on the A0 and –CE2. A multi-plexing scheme based on A0, -CE1, -CE2 allows 8 bit hosts to access all data on D0-D7. |
| -CE1,-CE2<br>(PC Card I/O Mode)<br>Card Enable           |      |                                         | This signal is the same as the PC Card Memory Mode signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
| <b>-CS0,-CS1</b><br>(True IDE Mode)                      |      |                                         | In the True IDE Mode CS0 is the chip select for the task<br>file registers while CS2 is used to select the Alternate<br>Status Register and the Device Control Register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
| -CSEL<br>(PC Card Memory Mode)                           |      |                                         | This signal is not used for this mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
| -CSEL<br>(PC Card I/O Mode)                              |      |                                         | This signal is not used for this mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |       |                                                                                                                                                                                                                                                                                                                                                                        |
| -CSEL<br>(True IDE Mode)                                 |      | 39                                      | This internally pulled up signal is used to configure this<br>device as a Master or a Slave when configured in the<br>True IDE Mode. When this pin is grounded, this device<br>is configured as a Master. When the pin is open, this<br>device is configured as a Slave.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       |                                                                                                                                                                                                                                                                                                                                                                        |

| Signal Name                                              | Dir. | Pin | Description                                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -REG<br>(PC Card Memory Mode)<br>Attribute Memory Select |      |     | This signal is used during Memory Cycles to distinguish<br>between Common Memory and Register (Attribute)<br>Memory accesses. High for Common Memory, Low for<br>Attribute Memory                                                                                                            |
| -REG<br>(PC Card I/O Mode)                               |      |     | The signal shall also be active (low) during I/O Cycles when the I/O address is on the Bus.                                                                                                                                                                                                  |
|                                                          |      |     | This is a DMA Acknowledge signal that is asserted by the host in response to DMARQ to initiate DMA transfers.                                                                                                                                                                                |
|                                                          | I    | 44  | While DMA operations are not active, the card shall ignore -DMACK signal, including a floating condition.                                                                                                                                                                                    |
| -DMACK<br>(True IDE Mode)                                |      |     | If DMA operation is not supported by a True IDE Mode<br>only host, this signal should be driven high or connected<br>to VCC by the host.                                                                                                                                                     |
|                                                          |      |     | A host that does not support DMA mode and implements<br>both PCMCIA and True-IDE modes of operation need not<br>alter the PCMCIA mode connections while in True-IDE<br>mode as long as this does not prevent proper operation<br>all modes.                                                  |
| WP<br>(PC Card Memory Mode)<br>Write Protect             |      |     | Memory Mode- The CompactFlash <sup>™</sup> Storage Card does<br>not have a write protect switch. This signal is held low<br>after the addressed port.                                                                                                                                        |
| -IOIS 16<br>(PC Card I/O Mode)                           | ο    | 24  | I/O Operation- When the CompactFlash <sup>™</sup> Storage Card<br>is configured for I/O Operation Pin 24 is used for the –I/O<br>Selected is a 16 Bit Port (-IOIS16) function. A Low<br>signal indicates that a 16 bit or odd byte only operation<br>can be performed at the addressed port. |
| -IOIS 16<br>(True IDE Mode)                              |      |     | In True IDE Mode this output signal is asserted low when<br>this device is expecting a word data transfer cycle.                                                                                                                                                                             |

| Signal Name                                             | Dir. | Pin | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------------------------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -INPACK<br>(PC Card Memory Mode)                        |      |     | This signal is not used in this mode.<br>The Input Acknowledge signal is asserted by the                                                                                                                                                                                                                                                                                                                                                                                                                  |
| -INPACK<br>(PC Card I/O Mode)<br>Input Acknowledge      |      |     | CompactFlash <sup>™</sup> Storage Card or CF+ Card when the card is selected and responding to an I/O read cycle at the address that is on the address bus. This signal is used by the host to control the enable of any input data buffers between CompactFlash <sup>™</sup> Storage Card or CF+ Card and the CPU.                                                                                                                                                                                       |
|                                                         | 0    | 43  | This signal is a DMA Request that is used for DMA data<br>transfers between host and device. It shall be asserted by<br>the device when it is ready to transfer data to or from the<br>host. For Multiword DMA transfers, the direction of data<br>transfer is controlled by –IORD and –IOWR. This signal is<br>used in a handshake manner with –DMACK, ie: the<br>device shall wait until the host asserts –DMACK before<br>negating DMARQ, and re-asserting DMARQ if there is<br>more data to transfer. |
|                                                         | 0    | 43  | DMARQ shall not be driven when the device is not selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| -DMARQ<br>(True IDE Mode)                               |      |     | While a DMA operation is in progress, -CS0 and –CS1 shall be held negated and the width of the transfers shall be 16 bits.                                                                                                                                                                                                                                                                                                                                                                                |
|                                                         |      |     | If there is no hardware support for DMA mode in the host,<br>this output signal is not used and should not be<br>connected at the host. In this case, the BIOS must report<br>that DMA mode is not supported by the host so that<br>device drivers will not attempt DMA mode.                                                                                                                                                                                                                             |
|                                                         |      |     | A host that does not support DMA mode and implements<br>both PCMCIA and True-IDE modes of operation need not<br>alter the PCMCIA mode connections while in True-IDE<br>mode as long as this does not prevent proper operation in<br>any mode.                                                                                                                                                                                                                                                             |
| BVD1<br>(PC Card Memory Mode)                           |      |     | This signal is asserted high as the BVD1 signal since a battery is not used with this product.                                                                                                                                                                                                                                                                                                                                                                                                            |
| - <b>STSCHG</b><br>(PC Card I/O Mode)<br>Status Changed | I/O  | 46  | This signal is asserted low to alert the host to changes in<br>the RDY/-BSY and Write Protect states, while the I/O<br>interface is configured. Its use is controlled by the Card<br>Config and Status Register.                                                                                                                                                                                                                                                                                          |
| -PDIAG<br>(True IDE Mode)                               |      |     | In the True IDE Mode, this input / output is the Pass<br>Diagnostic signal in the Master / Slave handshake<br>protocol.                                                                                                                                                                                                                                                                                                                                                                                   |

| Signal Name                                                  | Dir. | Pin      | Description                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -WAIT<br>(PC Card Memory Mode)                               |      |          | The –WAIT signal is driven low by the CompactFlash <sup>™</sup><br>Storage Card or CF+ Card to signal the host to delay<br>completion of a memory or I/O cycle that is in progress.                                                                                                                                                                        |
| -WAIT<br>(PC Card I/O Mode)                                  | -    |          | This signal is the same as the PC Card Memory Mode signal.                                                                                                                                                                                                                                                                                                 |
| <b>IORDY</b><br>(True IDE Mode – Except Ultra<br>DMA Mode)   |      |          | In True IDE Mode, except in Ultra DMA modes, this output signal may be used as IORDY.                                                                                                                                                                                                                                                                      |
| <b>-DDMARDY</b><br>(True IDE Mode – Ultra DMA<br>Write Mode) | ο    | 42       | In True IDE Mode, when Ultra DMA mode DMA Write is active, this signal is asserted by the host to indicate that the device is ready to receive Ultra DMA data-in bursts. The device may negate –DDMARDY to pause an Ultra DMA transfer.                                                                                                                    |
| <b>-DSTROBE</b><br>(True IDE Mode – Ultra DMA<br>Read Mode)  |      |          | In True IDE Mode, when Ultra DMA mode DMA Write is<br>active, this signal is the data out strobe generated by the<br>device. Both the rising and falling edge of DSTROBE<br>cause data to be latched by the host. The device may<br>stop generating DSTROBE edges to pause an Ultra<br>DMA data-out burst.                                                 |
| GND<br>(PC Card Memory Mode)                                 |      |          | Ground.                                                                                                                                                                                                                                                                                                                                                    |
| GND<br>(PC Card I/O Mode)                                    |      | 1, 50    | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                     |
| GND<br>(True IDE Mode)                                       |      |          | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                     |
| VCC<br>(PC Card Memory Mode)                                 |      |          | +5V, +3.3V power                                                                                                                                                                                                                                                                                                                                           |
| VCC<br>(PC Card I/O Mode)                                    |      | 13, 38   | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                     |
| VCC<br>(True IDE Mode)                                       | -    |          | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                     |
| RESET<br>(PC Card Memory Mode)                               | I    | 41       | When the pin is high this signal Resets the<br>CompactFlash <sup>™</sup> Storage Card. The CompactFlash <sup>™</sup><br>Storage Card is Reset only at power up if this pin is left<br>high or open from power up. The CompactFlash <sup>™</sup><br>Storage Card is also Reset when the Soft Reset bit in the<br>Card Configuration Option Register is set. |
| RESET<br>(PC Card I/O Mode)                                  |      |          | The signal is the same as the PC Card Memory Mode signal.                                                                                                                                                                                                                                                                                                  |
| RESET<br>(True IDE Mode)                                     |      |          | In the True IDE Mode this input pin is the active low hardware reset from the host.                                                                                                                                                                                                                                                                        |
| -VS1<br>-VS2<br>(PC Card Memory Mode)                        |      |          | Voltage Sense Signals. –VS1 is grounded so that the CompactFlash <sup>™</sup> Storage Card CIS can be read at 3.3 volts and –VS2 is reserved by PCMCIA for a secondary voltage.                                                                                                                                                                            |
| -VS1<br>-VS2<br>(PC Card I/O Mode)                           | ο    | 33<br>40 | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                     |
| -VS1<br>-VS2<br>(True IDE Mode)                              |      |          | This signal is the same for all modes.                                                                                                                                                                                                                                                                                                                     |

# 7. Identify Drive Information

| Word Address | Default Value | Total Bytes | Data Field Type Information                                                        |  |  |
|--------------|---------------|-------------|------------------------------------------------------------------------------------|--|--|
| 0            | 044AH         | 2           | General configuration bit-significant information                                  |  |  |
| 1            | XXXX          | 2           | Default number of cylinders                                                        |  |  |
| 2            | 0000H         | 2           | Reserved                                                                           |  |  |
| 3            | XXXX          | 2           | Default number of heads                                                            |  |  |
| 4            | 0000H         | 2           | Retired                                                                            |  |  |
| 5            | 0200H         | 2           | Retired                                                                            |  |  |
| 6            | XXXX          | 2           | Default number of sectors per track                                                |  |  |
| 7-8          | XXXXh         | 4           | Number of sectors per card                                                         |  |  |
| 9            | 0000H         | 2           | Retired                                                                            |  |  |
| 10-19        | XXXX          | 20          | Serial Number in ASCII                                                             |  |  |
| 20           | 0002H         | 2           | Retired                                                                            |  |  |
| 21           | 0002H         | 2           | Retired                                                                            |  |  |
| 22           | 0004H         | 2           | Obsolete                                                                           |  |  |
| 23-26        | XXXX          | 8           | Firmware revision in ASCII                                                         |  |  |
| 27-46        | XXXX          | 40          | Model number in ASCII                                                              |  |  |
| 47           | 0001H         | 2           | Maximum number of sector that shall be transferred on Read/Write Multiple commands |  |  |
| 48           | 0000H         | 2           | Reserved                                                                           |  |  |
| 49           | 0300H         | 2           | Obsolete                                                                           |  |  |
| 50           | 0000H         | 2           | Reserved                                                                           |  |  |
| 51           | 0200H         | 2           | PIO data transfer cycle timing mode 2                                              |  |  |
| 52           | 0000H         | 2           | Retired                                                                            |  |  |
| 53           | 0007H         | 2           | Word 54-58, 64-70 and 88 are valid                                                 |  |  |
| 54           | XXXX          | 2           | Current numbers of cylinders                                                       |  |  |
| 55           | XXXX          | 2           | Current numbers of heads                                                           |  |  |
| 56           | XXXX          | 2           | Current sectors per track                                                          |  |  |
| 57-58        | XXXX          | 4           | Current capacity in sectors (LBAs)(Word 57=<br>LSW, Word 58= MSW)                  |  |  |
| 59           | 0101H         | 2           | Multiple sector setting is valid                                                   |  |  |
| 60-61        | XXXX          | 4           | Total number of sectors addressable in LBA Mode                                    |  |  |
| 62           | 0000H         | 2           | Retired                                                                            |  |  |
| 63           | 0007H         | 2           | Multiword DMA mode 2 and below are supported                                       |  |  |
| 64           | 0003H         | 2           | Advance PIO transfer modes supported                                               |  |  |
| 65           | 0078H         | 2           | Minimum Multiword DMA transfer cycle time<br>120nsec                               |  |  |
| 66           | 0078H         | 2           | Manufacturer's recommended Multiword DMA transfer cycle time 120nsec               |  |  |
| 67           | 0078H         | 2           | Minimum PIO transfer cycle time without flow control 120nsec                       |  |  |
| 68           | 0078H         | 2           | Minimum PIO transfer cycle time with IORDY flow<br>control 120nsec                 |  |  |
| 69-81        | 0000H         | 26          | Reserved                                                                           |  |  |
| 82           | 0002H         | 2           | Supports Security Mode feature set                                                 |  |  |
| 83-87        | 0000H         | 10          | Reserved                                                                           |  |  |
| 88           | 0X3FH         | 2           | Ultra DMA mode 5 and below are supported                                           |  |  |
| 89-127       | 0000H         | 78          | Reserved                                                                           |  |  |
| 128          | 0021H         | 2           | Enhanced security erase supported                                                  |  |  |
| 129-159      | 0000H         | 62          | Reserved vendor unique bytes                                                       |  |  |
| 160-255      | 0000H         | 192         | Reserved                                                                           |  |  |

# 8. <u>CIS information</u>

| Address | Address Data Description of contents |                                       | CIS function |
|---------|--------------------------------------|---------------------------------------|--------------|
| 000H    | 01H                                  | CISTPL_DEVICE                         | Tuple code   |
| 002H    | 04H                                  | TPL_LINK                              | Tuple link   |
| 004H    | DFH                                  | Device information                    | Tuple data   |
| 006H    | 4AH                                  | Device information                    | Tuple data   |
| 008H    | 01H                                  | Device information                    | Tuple data   |
| 00AH    | FFH                                  | END MARKER                            | End of Tuple |
| 00CH    | 1CH                                  | CISTPL_DEVICE_OC                      | Tuple code   |
| 00EH    | 04H                                  | TPL_LINK                              | Tuple link   |
| 010H    | 02H                                  | Conditions information                | Tuple data   |
| 012H    | D9H                                  | Device information                    | Tuple data   |
| 014H    | 01H                                  | Device information                    | Tuple data   |
| 016H    | FFH                                  | END MARKER                            | End of Tuple |
| 018H    | 18H                                  | CISTPL_JEDEC_C                        | Tuple code   |
| 01AH    | 02H                                  | TPL_LINK                              | Tuple link   |
| 01CH    | DFH                                  | PCMCIA's manufacturer's JEDEC ID code | Tuple data   |
| 01EH    | 01H                                  | PCMCIA's JEDEC device code            | Tuple data   |
| 020H    | 20H                                  | CISTPL_MANFID                         | Tuple code   |
| 022H    | 04H                                  | TPL_LINK                              | Tuple link   |
| 024H    | 0AH                                  | Low byte of manufacturer's ID code    | Tuple data   |
| 026H    | 00H                                  | High byte of manufacturer's ID code   | Tuple data   |
| 028H    | 00H                                  | Low byte of product code              | Tuple data   |
| 02AH    | 00H                                  | High byte of product code             | Tuple data   |
| 02CH    | 15H                                  | CISTPL_VERS_1                         | Tuple code   |
| 02EH    | 13H                                  | TPL_LINK                              | Tuple link   |
| 030H    | 04H                                  | TPLLV1_MAJOR                          | Tuple data   |
| 032H    | 01H                                  | TPLLV1_MINOR                          | Tuple data   |
| 034H    | 50H                                  | 'P ' (Vender Specific Strings)        | Tuple data   |
| 036H    | 48H                                  | ' H ' (Vender Specific Strings)       | Tuple data   |
| 038H    | 49H                                  | 'I' (Vender Specific Strings)         | Tuple data   |
| 03AH    | 53H                                  | 'S ' (Vender Specific Strings)        | Tuple data   |
| 03CH    | 4FH                                  | 'O' (Vender Specific Strings)         | Tuple data   |
| 03EH    | 4EH                                  | 'N ' (Vender Specific Strings)        | Tuple data   |

| Address | Data | Description of contents                    | CIS function |
|---------|------|--------------------------------------------|--------------|
| 040H    | 00H  | Null Terminator                            | Tuple data   |
| 042H    | 43H  | 'C ' (Vender Specific Strings)             | Tuple data   |
| 044H    | 46H  | ' F ' (Vender Specific Strings)            | Tuple data   |
| 046H    | 20H  | ' ' (Vender Specific Strings)              | Tuple data   |
| 048H    | 43H  | ' C ' (Vender Specific Strings)            | Tuple data   |
| 04AH    | 61H  | ' a ' (Vender Specific Strings)            | Tuple data   |
| 04CH    | 72h  | ' r ' (Vender Specific Strings)            | Tuple data   |
| 04EH    | 64H  | ' d ' (Vender Specific Strings)            | Tuple data   |
| 050H    | 00H  | Null Terminator                            | Tuple data   |
| 052H    | 00H  | Reserved (Vender Specific Strings)         | Tuple data   |
| 054H    | FFH  | END MARKER                                 | End of Tuple |
| 056H    | 21H  | CISTPL_FUNCID                              | Tuple code   |
| 058H    | 02H  | TPL_LINK                                   | Tuple link   |
| 05AH    | 04H  | IC Card function code                      | Tuple data   |
| 05CH    | 01H  | System initialization bit mask             | Tuple data   |
| 05EH    | 22H  | CISTPL_FUNCE                               | Tuple code   |
| 060H    | 02H  | TPL_LINK                                   | Tuple link   |
| 062H    | 01H  | Type of extended data                      | Tuple data   |
| 064H    | 01H  | Function information                       | Tuple data   |
| 066H    | 22H  | CISTPL_FUNCE                               | Tuple code   |
| 068H    | 03H  | TPL_LINK                                   | Tuple link   |
| 06AH    | 02H  | Type of extended data                      | Tuple data   |
| 06CH    | 0CH  | Function information                       | Tuple data   |
| 06EH    | 0FH  | Function information                       | Tuple data   |
| 070H    | 1AH  | CISTPL_CONFIG                              | Tuple code   |
| 072H    | 05H  | TPL_LINK                                   | Tuple link   |
| 074H    | 01H  | Size field                                 | Tuple data   |
| 076H    | 03H  | Index number of last entry                 | Tuple data   |
| 078H    | 00H  | Configuration register base address (Low)  | Tuple data   |
| 07AH    | 02H  | Configuration register base address (High) | Tuple data   |
| 07CH    | 0FH  | Configuration register present mask        | Tuple data   |
| 07EH    | 1BH  | CISTPL_CFTABLE_ENTRY                       | Tuple code   |
| 080H    | 08H  | TPL_LINK                                   | Tuple link   |

| Address | Data | Description of contents        | CIS function |
|---------|------|--------------------------------|--------------|
| 082H    | COH  | Configuration Index Byte       | Tuple data   |
| 084H    | COH  | Interface Descriptor           | Tuple data   |
| 086H    | A1H  | Feature Select                 | Tuple data   |
| 088H    | 01H  | Vcc Selection Byte             | Tuple data   |
| 08AH    | 55H  | Nom V Parameter                | Tuple data   |
| 08CH    | 08H  | Memory length (256 byte pages) | Tuple data   |
| 08EH    | 00H  | Memory length (256 byte pages) | Tuple data   |
| 090H    | 20H  | Misc features                  | Tuple data   |
| 092H    | 1BH  | CISTPL_CFTABLE_ENTRY           | Tuple code   |
| 094H    | 06H  | TPL_LINK                       | Tuple link   |
| 096H    | 00H  | Configuration Index Byte       | Tuple data   |
| 098H    | 01H  | Feature Select                 | Tuple data   |
| 09AH    | 21H  | Vcc Selection Byte             | Tuple data   |
| 09CH    | B5H  | Nom V Parameter                | Tuple data   |
| 09EH    | 1EH  | Nom V Parameter                | Tuple data   |
| 0A0H    | 4DH  | Peak I Parameter               | Tuple data   |
| 0A2H    | 1BH  | CISTPL_CFTABLE_ENTRY           | Tuple code   |
| 0A4H    | 0AH  | TPL_LINK                       | Tuple link   |
| 0A6H    | C1H  | Configuration Index Byte       | Tuple data   |
| 0A8H    | 41H  | Interface Descriptor           | Tuple data   |
| 0AAH    | 99H  | Feature Select                 | Tuple data   |
| 0ACH    | 01H  | Vcc Selection Byte             | Tuple data   |
| 0AEH    | 55H  | Nom V Parameter                | Tuple data   |
| 0B0H    | 64H  | I/O Parameter                  | Tuple data   |
| 0B2H    | F0H  | IRQ parameter                  | Tuple data   |
| 0B4H    | FFH  | IRQ request mask               | Tuple data   |
| 0B6H    | FFH  | IRQ request mask               | Tuple data   |
| 0B8H    | 20H  | Misc features                  | Tuple data   |
| 0BAH    | 1BH  | CISTPL_CFTABLE_ENTRY           | Tuple code   |
| 0BCH    | 06H  | TPL_LINK                       | Tuple link   |
| 0BEH    | 01H  | Configuration Index Byte       | Tuple data   |
| 0C0H    | 01H  | Feature Select                 | Tuple data   |
| 0C2H    | 21H  | Vcc Selection Byte             | Tuple data   |

| Address | Address Data Description of contents |                           | CIS function |
|---------|--------------------------------------|---------------------------|--------------|
| 0C4H    | B5H                                  | Nom V Parameter           | Tuple data   |
| 0C6H    | 1EH                                  | Nom V Parameter           | Tuple data   |
| 0C8H    | 4DH                                  | Peak I parameter          | Tuple data   |
| 0CAH    | 1BH                                  | CISTPL_CFTABLE_ENTRY      | Tuple code   |
| 0CCH    | 0FH                                  | TPL_LINK                  | Tuple link   |
| 0CEH    | C2H                                  | Configuration Index Byte  | Tuple data   |
| 0D0H    | 41H                                  | Interface Descriptor      | Tuple data   |
| 0D2H    | 99H                                  | Feature Select            | Tuple data   |
| 0D4H    | 01H                                  | Vcc Selection Byte        | Tuple data   |
| 0D6H    | 55H                                  | Nom V Parameter           | Tuple data   |
| 0D8H    | EAH                                  | I/O parameter             | Tuple data   |
| 0DAH    | 61H                                  | I/O range length and size | Tuple data   |
| 0DCH    | F0H                                  | Base address              | Tuple data   |
| 0DEH    | 01H                                  | Base address              | Tuple data   |
| 0E0H    | 07H                                  | Address length            | Tuple data   |
| 0E2H    | F6H                                  | Base address              | Tuple data   |
| 0E4H    | 03H                                  | Base address              | Tuple data   |
| 0E6H    | 01H                                  | Address length            | Tuple data   |
| 0E8H    | EEH                                  | IRQ parameter             | Tuple data   |
| 0EAH    | 20H                                  | Misc features             | Tuple data   |
| 0ECH    | 1BH                                  | CISTPL_CFTABLE_ENTRY      | Tuple code   |
| 0EEH    | 06H                                  | TPL_LINK                  | Tuple link   |
| 0F0H    | 02H                                  | Configuration Index Byte  | Tuple data   |
| 0F2H    | 01H                                  | Feature Select            | Tuple data   |
| 0F4H    | 21H                                  | Vcc Selection Byte        | Tuple data   |
| 0F6H    | B5H                                  | Nom V Parameter           | Tuple data   |
| 0F8H    | 1EH                                  | Nom V Parameter           | Tuple data   |
| 0FAH    | 4DH                                  | Peak I Parameter          | Tuple data   |
| 0FCH    | 1BH                                  | CISTPL_CFTABLE_ENTRY      | Tuple code   |
| 0FEH    | 0FH                                  | TPL_LINK                  | Tuple link   |
| 100H    | C3H                                  | Configuration Index Byte  | Tuple data   |
| 102H    | 41H                                  | Interface Descriptor      | Tuple data   |
| 104H    | 99H                                  | Feature Select            | Tuple data   |

| Address | Data | Description of contents   | CIS function |
|---------|------|---------------------------|--------------|
| 106H    | 01H  | Vcc Selection Byte        | Tuple data   |
| 108H    | 55H  | Nom V Parameter           | Tuple data   |
| 10AH    | EAH  | I/O parameter             | Tuple data   |
| 10CH    | 61H  | I/O range length and size | Tuple data   |
| 10EH    | 70H  | Base address              | Tuple data   |
| 110H    | 01H  | Base address              | Tuple data   |
| 112H    | 07H  | Address length            | Tuple data   |
| 114H    | 76H  | Base address              | Tuple code   |
| 116H    | 03H  | Base address              | Tuple link   |
| 118H    | 01H  | Address length            | Tuple data   |
| 11AH    | EEH  | IRQ parameter             | Tuple data   |
| 11CH    | 20H  | Misc features             | Tuple data   |
| 11EH    | 1BH  | CISTPL_CFTABLE_ENTRY      | Tuple code   |
| 120H    | 06H  | TPL_LINK                  | Tuple link   |
| 122H    | 03H  | Configuration Index Byte  | Tuple data   |
| 124H    | 01H  | Feature Select            | Tuple data   |
| 126H    | 21H  | Vcc Selection Byte        | Tuple data   |
| 128H    | B5H  | Nom V Parameter           | Tuple data   |
| 12AH    | 1EH  | Nom V Parameter           | Tuple data   |
| 12CH    | 4DH  | Peak I Parameter          | Tuple data   |
| 12EH    | 14H  | CISTPL_NO_LINK            | Tuple code   |
| 130H    | 00H  | TPL_LINK                  | Tuple link   |
| 132H    | FFH  | CISTPL_END                | End of Tuple |
| 134H    | FFH  | CISTPL_END                | End of Tuple |
| 136H    | FFH  | CISTPL_END                | End of Tuple |
| 138H    | FFH  | CISTPL_END                | End of Tuple |
| 13AH    | FFH  | CISTPL_END                | End of Tuple |

### 9. Power Management

CF Card provides automatic power saving mode. There are four modes on this system.

- Standby Mode:When CF Card finishes the initialization routine after power reset, it goes into StandbyMode and waits for Command In or Soft Reset.
- Active Mode: If CF Card received any Command In or Soft Reset, it goes into Active Mode. In Active Mode, it is capable to execute any ATA commands. The power consumption is the greatest in this mode.
- Idle Mode:After CF Card executed any ATA Commands or Soft Reset, it goes into Idle Mode.Power consumption is reduced from Active Mode.
- Sleep Mode: The CF Card will enter Sleep Mode if there is no Command In or Soft Reset from the host. Sleep Mode provides the lowest power consumption. During Sleep Mode, the system main clock is stopped. This mode can be waked up from hardware reset, software reset or any ATA command asserted.

### 9.1 Power Saving Flow



# 10. ATA Command Set

[Command Set List]

| No.    | Command set                                               | Code    | FR       | SC | SN | CY | DR | HD | LBA |
|--------|-----------------------------------------------------------|---------|----------|----|----|----|----|----|-----|
| 1      | CHECK POWER MODE                                          | 98h,E5h | N        | N  | N  | N  | Y  | N  | Ν   |
| 2      | EXECUTE DEVICE DIAGNOSTIC                                 | 90h     | N        | Ν  | Ν  | Ν  | Ν  | Ν  | Ν   |
| 3      | IDENTIFY DEVICE                                           | Ech     | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 4      | IDLE                                                      | 97h,E3h | N        | Y  | Ν  | Ν  | Y  | Ν  | Ν   |
| 5      | IDLE IMMEDIATE                                            | 95h,E1h | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 6      | INITIALIZE DEVICE PARAMETERS                              | 91h     | N        | Y  | Ν  | Ν  | Y  | Y  | Ν   |
| 7      | NOP                                                       | 00h     | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 8      | READ BUFFER                                               | E4h     | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 9      | READ DMA                                                  | C8h,C9h | N        | Y  | Y  | Y  | Y  | Y  | Y   |
| 10     | READ MULTIPLE                                             | C4h     | N        | Y  | Y  | Y  | Y  | Y  | Y   |
| 11     | READ NATIVE MAX ADDRESS                                   | F8h     | N        | Ν  | Ν  | Ν  | Y  | Ν  | Y   |
| 12     | READ LONG SECTOR                                          | 22h,23h | N        | Ν  | Y  | Y  | Y  | Y  | Y   |
| 13     | READ SECTOR(S)                                            | 20h,21h | N        | Y  | Y  | Y  | Y  | Y  | Y   |
| 14     | READ VERIFY SECTOR(S)                                     | 40h,41h | N        | Y  | Y  | Y  | Y  | Y  | Y   |
| 15     | RECALIBRATE                                               | 1Xh     | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 16     | SECURITY DISABLE PASSWORD                                 | F6h     | N        | Ν  | Ν  | Ν  | Y  | Ν  | N   |
| 17     | SECURITY ERASE PREPARE                                    | F3h     | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 18     | SECURITY ERASE UNIT                                       | F4h     | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 19     | SECURITY FREEZE LOCK                                      | F5h     | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 20     | SECURITY SET PASSWORD                                     | F1h     | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 21     | SECURITY UNLOCK                                           | F2h     | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 22     | SEEK                                                      | 7Xh     | N        | Ν  | Y  | Y  | Y  | Y  | Y   |
| 23     | SET FEATURE                                               | EFh     | Y        | Y  | Y  | Y  | Y  | Y  | Ν   |
| 24     | SET MULTIPLE                                              | C6h     | N        | Y  | Ν  | Ν  | Y  | Ν  | N   |
| 25     | SLEEP                                                     | 99h,E6h | N        | Ν  | Ν  | Ν  | Y  | Ν  | Ν   |
| 26     | SMART ENABLE/DISABLE AUTO SAVE                            | B0h     | D2h      | Y  | Ν  | Y  | Y  | Ν  | Ν   |
| 27     | SMART ENABLE OPERATION                                    | B0h     | D8h      | Ν  | Ν  | Y  | Y  | Ν  | Ν   |
| 28     | SMART DISABLE OPERATION                                   | B0h     | D9h      | Ν  | Ν  | Y  | Y  | Ν  | Ν   |
| 29     | SMART RETURN STATUS                                       | B0h     | DAh      | Ν  | Ν  | Y  | Y  | Ν  | Ν   |
| 30     | STANDBY                                                   | 96h,E2h | N        | N  | N  | N  | Y  | N  | N   |
| 31     | STANDBY IMMEDIATE                                         | 94h,E0h | N        | N  | N  | Ν  | Y  | N  | Ν   |
| 32     | WRITE BUFFER                                              | E8h     | N        | Ν  | Ν  | N  | Y  | N  | N   |
| 33     | Write DMA                                                 | CAh,CBh | N        | Y  | Y  | Y  | Y  | Y  | Y   |
| 34     | Write Multiple                                            | C5h     | N        | Y  | Y  | Y  | Y  | Y  | Y   |
| 35     | Write Long Sector                                         | 32h,33h | N        | N  | Y  | Y  | Y  | Y  | Ŷ   |
| 36     | Write Sector(s)                                           | 30h,31h | N        | Y  | Y  | Y  | Y  | Y  | Ŷ   |
| 37     | Write Verify                                              | 3Ch     | N        | Ŷ  | Ŷ  | Ŷ  | Ŷ  | Ŷ  | Ŷ   |
| Note : |                                                           |         | Sector C |    |    |    |    |    | -   |
|        | SN: Sector Number register CY: Cylinder Low/High register |         |          |    |    |    |    |    |     |

SN: Sector Number register

DR: Device bit of Device/Head register

NH: No. of Heads

Y: Setup CY: Cylinder Low/High register

HD: Head No. (3 to 0) of Device/Head register

LBA: Logical Block Address

N: Not setup

#### [Command Set Descriptions]

1. CHECK POWER MODE (code: E5h);

This command checks the power mode.

#### 2. EXECUTE DEVICE DIAGNOSTIC (code: 90h);

This command performs the internal diagnostic tests implemented by the module.

#### 3. IDENTIFY DEVICE (code: ECh);

The IDENTIFY DEVICE command enables the host to receive parameter information from the module.

#### 4. IDLE (code: 97h or E3h);

This command allows the host to place the module in the Idle mode and also set the Standby timer. H\_INTRQ\_P may be asserted even through the module may not have fully transitioned to Idle mode. If the Sector Count register is non-"0", then the Standby timer shall be enabled. The value in the Sector Count register shall be used to determine the time programmed into the Standby timer. If the Sector Count register is "0" then the Standby timer is disabled.

#### 5. IDLE IMMEDIATE (code: 95h or E1h);

This command causes the module to set BSY, enter the Idle (Read) mode, clear BSY and generate an interrupt.

#### 6. INITIALIZE DEVICE PARAMETERS (code: 91h);

This command enables the host to set the number of sectors per track and the number of heads per cylinder.

#### 7. NOP (code: 00h);

If this command is issued, the module respond with command aborted.

#### 8. READ BUFFER (code: E4h);

This command enables the host to read the current contents of the module's sector buffer.

#### 9. READ DMA (code: C8h,C9h);

This command reads from "1" to "256" sectors as specified in the Sector Count register using the DMA data transfer protocol. A sector count of "0" requests "256" sectors transfer. The transfer begins at the sector specified in the Sector Number register.

#### 10. READ MULTIPLE (code: C4h);

This command performs similarly to the READ SECTORS command. Interrupts are not generated on each sector, but on the transfer of a block which contains the number of sectors defined by a Set Multiple commands.

#### 11. READ NATIVE MAX ADDRESS (code: F8h);

This command returns the native maximum address.

#### 12. READ LONG SECTOR (code: 22h, 23h);

This command is provided for compatibility purposes and nearly performs "1" sector READ SECTOR command except that it transfers the data and 4 bytes appended to the sector. These appended 4 bytes are all 0 data.

#### 13. READ SECTOR(S) (code: 20h or 21h);

This command reads from "1" to "256" sectors as specified in the Sector Count register. A sector count of "0" requests "256" sectors transfer. The transfer begins at the sector specified in the Sector Number register.

#### 14. READ VERIFY SECTOR(S) (code: 40h or 41h);

This command is identical to the READ SECTORS command, except that DRQ is never set and no data is transferred to the host.

#### 15. RECALIBRATE (code: 1Xh);

This command return value is select address mode by the host request.

#### 16. SECURITY DISABLE PASSWORD (code: F6h);

This command transfers 512Bytes of data from the host. Table Security Password defines the content of this information.

#### 17. SECURITY ERASE PREPARE (code: F3h);

This command shall be issued immediately before the SECURITY ERASE UNIT command to enable device erasing and unlock. This command prevents accidental erase of the device.

#### 18. SECURITY ERASE UNIT (code: F4h);

This command requests transfer of a single sector of data as form of table SECURITY ERASE UNIT password from the host.

If the password is not match, this command will be reject, the Security Erase Prepare command should be completed immediately prior the Security Erase Unit command.

If Normal Erase mode, the all user data area will be written binary 0, if Enhanced Erase mode, the predetermined data pattern will written to the user data area.

#### 19. SECURITY FREEZE LOCK (code: F5h);

This command sets the device to Frozen mode. After command completion, all other commands that update device lock mode shall be command aborted. Frozen mode shall be disabled by power-off or hardware reset.

#### 20. SECURITY SET PASSWORD (code: F1h);

This command requests a transfer of a single sector of data from the host.

#### 21. SECURITY UNLOCK (code: F2h);

This command requests transfer of a single sector of data from the host.

#### 22. SEEK (code: 7Xh);

This command performs a range check.

#### 23. SET FEATURE (code: EFh);

This command is used by the host to establish parameters that affect the execution of certain device features.

#### 24. SET MULTIPLE MODE (code: C6h);

This command enables the module to perform READ and Write Multiple operations and establishes the block count for these commands.

#### 25. SLEEP (code: 99h or E6h );

This command causes the module to set BSY, enter the Sleep mode, clear BSY and generate an interrupt.

#### 26. SMART ENABLE/DISABLE AUTO SAVE (code: B0h);

This command enables and disables the optional attribute auto save feature of the module.

#### 27. SMART ENABLE OPEARIONS (code: B0h);

This command enables access to all SMART capabilities within the module.

#### 28. SMART DISABLE OPEMTIONS (code: B0h);

This command disables all SMART capabilities within the module.

#### 29. SMART RETURN STATUS (code: B0h);

This command causes the module return the reliability status of the module to the host.

#### 30. STANDBY (code: 96h or E2h);

This command causes the module to set BSY, enter the Sleep mode (which corresponds to the ATA "Standby" Mode), clear BSY and return the interrupt immediately.

#### 31. STANDBY IMMEDIATE (code: 94h or E0h);

This command causes the module to set BSY, enter the Sleep mode (which corresponds to the ATA Standby Mode), clear BSY and return the interrupt immediately.

#### 32. WRITE BUFFER (code: E8h);

This command enables the host to overwrite contents of the module's sector buffer with any data pattern desired.

#### 33. WRITR DMA (code: CAh or CBh);

This command writes from "1" to "256" sectors as specified in the Sector Count register using the DMA data transfer protocol. A sector count of "0" requests "256" sectors transfer. The transfer begins at the sector specified in the Sector Number register.

#### 34. WRITE MULTIPLE (code: C5h);

This command is similar to the WRITE SECTORS command. Interrupts are not presented on each sector, but on the transfer of a block which contains the number of sectors defined by Set Multiple command.

#### 35. WRITE LONG SECTOR (code: 32h or 33h);

This command is provided for compatibility purposes and nearly performs "1" sector WRITE SECTOR command except that it transfers the data and 4 bytes appended to the sector. These appended 4 bytes are not written on the flash memories.

#### 36. WRITE SECTOR(S) (code: 30h or 31h);

This command writes from "1" to "256" sectors as specified in the Sector Count register. A sector count of "0" requests "256" sectors transfer. The transfer begins at the sector specified in the Sector Number register.

#### 37. WRITE VERIFY (code: 3Ch);

This command is similar to the WRITE SECTOR(S) command, except that each sector is verified before the command is completed.

## 11. System Power Consumption

|        |                            |            |     |     | (Ta = 0 to | 60°C) |
|--------|----------------------------|------------|-----|-----|------------|-------|
| Symbol | Parameter                  | Conditions | MIN | ТҮР | MAX        | Unit  |
| lccr   | Read current               | 5V         | -   | 80  | -          | mA    |
| lccw   | Write current              | 5V         | -   | 110 | -          | mA    |
| lpd    | Power down current (Comm.) | 5V         | -   | -   | 0.4        | mA    |
| lpd    | Power down current (Ext.)  | 5V         | -   | -   | 0.6        | mA    |
| lccr   | Read current               | 3.3V       | -   | 120 | -          | mA    |
| lccw   | Write current              | 3.3V       | -   | 160 | -          | mA    |
| lpd    | Power down current (Comm.) | 3.3V       | -   | -   | 0.3        | mA    |
| lpd    | Power down current (Ext.)  | 3.3V       | -   | -   | 0.5        | mA    |

|     | mA     | Read | Write | Idle |
|-----|--------|------|-------|------|
|     | 256 MB | 77   | 60    | 25   |
|     | 512 MB | 78   | 65    | 25   |
|     | 1 GB   | 80   | 70    | 25   |
|     | 2 GB   | 130  | 105   | 25   |
| SLC | 4 GB   | 122  | 125   | 27   |
|     | 8 GB   | 132  | 110   | 25   |
|     | 16 GB  | 135  | 125   | 25   |
|     | 32 GB  | 140  | 138   | 25   |

# 12. Electrical Specifications

#### **Absolute Maximum Rating**

| ltem | Symbol              | Parameter             | MIN                  | MAX                  | Unit | Remark             |
|------|---------------------|-----------------------|----------------------|----------------------|------|--------------------|
| 1    | $V_{DD}$ - $V_{SS}$ | DC Power Supply       | -0.3                 | +5.5                 | V    |                    |
| 2    | V <sub>IN</sub>     | Input Voltage         | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V    |                    |
| 3    | Та                  | Operating Temperature | 0                    | +70                  | °C   | Commercial version |
| 4    | Tst                 | Storage Temperature   | -25                  | +85                  | °C   | Commercial version |
| 5    | Та                  | Operating Temperature | -40                  | +85                  | °C   | Extended version   |
| 6    | Tst                 | Storage Temperature   | -40                  | +85                  | °C   | Extended version   |

| Parameter       | Symbol          | Min   | Тур | MAX   | Unit |
|-----------------|-----------------|-------|-----|-------|------|
| V <sub>DD</sub> | N/              | 3.135 | 3.3 | 3.465 | V    |
| Voltage         | V <sub>DD</sub> | 4.5   |     | V     |      |

### 13. DC Characters

#### DC characteristics of 5.0V I/O Cells (Host Interface)

| Symbol | Parameter                        | Conditions       | MIN | ТҮР | МАХ | Unit |
|--------|----------------------------------|------------------|-----|-----|-----|------|
| Vol    | Output Low voltage               | lol  = 4 ~ 32 mA | -   | -   | 0.4 | V    |
| Voh    | Output High voltage              | loh  =4 ~ 32 mA  | 2.4 | -   | -   | V    |
| Rpu    | Input Pull-Up Resistance         | PU=high, PD=low  | 200 | 300 | 450 | KΩ   |
| Rpd    | Input Pull-Down Resistance       | PU=high, PD=low  | 200 | 300 | 450 | KΩ   |
| lin    | Input Leakage Current            | Vin = VCC3I or 0 | -10 | ±1  | 10  | μA   |
| loz    | Tri-state Output Leakage Current |                  | -10 | ±1  | 10  | μA   |

# 14. AC Characters

14.1 PCMCIA Interface



| Speed Version                  |          |             | 300 ns  |         |
|--------------------------------|----------|-------------|---------|---------|
| Item                           | Symbol   | IEEE Symbol | Min ns. | Max ns. |
| Read Cycle Time                | tc(R)    | tAVAV       | 300     |         |
| Address Access Time            | ta(A)    | tAVQV       |         | 300     |
| Card Enable Access Time        | ta(CE)   | tELQV       |         | 300     |
| Output Enable Access Time      | ta(OE)   | tGLQV       |         | 150     |
| Output Disable Time from CE    | tdis(CE) | tEHQZ       |         | 100     |
| Output Disable Time from OE    | tdis(OE) | tGHQZ       |         | 100     |
| Address Setup Time             | tsu (A)  | tAVGL       | 30      |         |
| Output Enable Time from CE     | ten(CE)  | tELQNZ      | 5       |         |
| Output Enable Time from OE     | ten(OE)  | tGLQNZ      | 5       |         |
| Data Valid from Address Change | tv(A)    | tAXQX       | 0       |         |

[Attribute Memory Write Timing]



| Speed Version          |            |             | 250 ns           |  |  |
|------------------------|------------|-------------|------------------|--|--|
| Item                   | Symbol     | IEEE Symbol | ymbol Min ns Max |  |  |
| Write Cycle Time       | tc(W)      | tAVAV       | 250              |  |  |
| Write Pulse Width      | tw(WE)     | tWLWH       | 150              |  |  |
| Address Setup Time     | tsu(A)     | tAVWL       | 30               |  |  |
| Write Recovery Time    | trec(WE)   | tWMAX       | 30               |  |  |
| Data Setup Time for WE | tsu(D-WEH) | tDVWH       | 80               |  |  |
| Data Hold Time         | th(D)      | tWMDX       | 30               |  |  |

[Common Memory Read Timing]



| Cycle Time Mode:                |           | 250            | ) ns       | 120 ns                              |            | 100 ns                              |            | 80 ns                               |            |                 |
|---------------------------------|-----------|----------------|------------|-------------------------------------|------------|-------------------------------------|------------|-------------------------------------|------------|-----------------|
| ltem                            | Symbol    | IEEE<br>Symbol | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns.      |
| Output Enable<br>Access Time    | ta(OE)    | tGLQV          |            | 125                                 |            | 60                                  |            | 50                                  |            | 45              |
| Output Disable<br>Time from OE  | tdis(OE)  | tGHQZ          |            | 100                                 |            | 60                                  |            | 50                                  |            | 45              |
| Address Setup<br>Time           | tsu(A)    | tAVGL          | 30         |                                     | 15         |                                     | 10         |                                     | 10         |                 |
| Address Hold<br>Time            | th(A)     | tGHAX          | 20         |                                     | 15         |                                     | 15         |                                     | 10         |                 |
| CE Setup<br>before OE           | tsu(CE)   | tELGL          | 0          |                                     | 0          |                                     | 0          |                                     | 0          |                 |
| CE Hold<br>following OE         | th(CE)    | tGHEH          | 20         |                                     | 15         |                                     | 15         |                                     | 10         |                 |
| Wait Delay<br>Falling from OE   | tv(WT-OE) | tGLWTV         |            | 35                                  |            | 35                                  |            | 35                                  |            | na¹             |
| Data Setup for<br>Wait Release  | tv(WT)    | tQVWTH         |            | 0                                   |            | 0                                   |            | 0                                   |            | na¹             |
| Wait Width<br>Time <sup>2</sup> | tw(WT)    | tWTLWTH        |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | na <sup>1</sup> |

Notes: 1) –WAIT is not supported in this mode.

2) The maximum load on -WAIT is 1 LSTTL with 50 pF (40pF below 120nsec Cycle Time) total load. All times are in nanoseconds. Dout signifies data provided by the CompactFlash Storage Card or CF+ Card to the system. The -WAIT signal may be ignored if the -OE cycle to cycle time is greater than the Wait Width time. The Max Wait Width time can be determined from the Card Information Structure. The Wait Width time meets the PCMCIA specification of 12µs but is intentionally less in this specification.

[Common Memory Write Timing]



| Cycle Time Mode:                |                | 250            | ) ns       | 120 ns                              |            | 100 ns                              |            | 80 ns                               |                 |                 |
|---------------------------------|----------------|----------------|------------|-------------------------------------|------------|-------------------------------------|------------|-------------------------------------|-----------------|-----------------|
| ltem                            | Symbol         | IEEE<br>Symbol | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns.                          | Min<br>ns.      | Max<br>ns.      |
| Data Setup<br>before WE         | tsu<br>(D-WEH) | tDVWH          | 80         |                                     | 50         |                                     | 40         |                                     | 30              |                 |
| Data Hold<br>following WE       | th(D)          | tWMDX          | 30         |                                     | 15         |                                     | 10         |                                     | 10              |                 |
| WE Pulse Width                  | tw(WE)         | tWLWH          | 150        |                                     | 70         |                                     | 60         |                                     | 55              |                 |
| Address Setup<br>Time           | tsu(A)         | tavwl          | 30         |                                     | 15         |                                     | 10         |                                     | 10              |                 |
| CE Setup<br>before WE           | tsu(CE)        | tELWL          | 0          |                                     | 0          |                                     | 0          |                                     | 0               |                 |
| Write Recovery<br>Time          | trec(WE)       | tWMAX          | 30         |                                     | 15         |                                     | 15         |                                     | 15              |                 |
| Address Hold<br>Time            | th(A)          | tGHAX          | 20         |                                     | 15         |                                     | 15         |                                     | 15              |                 |
| CE Hold<br>following WE         | th(CE)         | tGHEH          | 20         |                                     | 15         |                                     | 15         |                                     | 10              |                 |
| Wait Delay<br>Falling from WE   | tv<br>(WT-WE)  | tWLWT∨         |            | 35                                  |            | 35                                  |            | 35                                  |                 | na¹             |
| WE High from<br>Wait Release    | tv(WT)         | tWTHWH         | 0          |                                     | 0          |                                     | 0          |                                     | na <sup>1</sup> |                 |
| Wait Width<br>Time <sup>2</sup> | tw (WT)        | tWTLWTH        |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | 350<br>(3000<br>for<br><i>CF</i> +) |                 | na <sup>1</sup> |

Notes: 1) -WAIT is not supported in this mode.

2) The maximum load on -WAIT is 1 LSTTL with 50 pF (40pF below 120nsec Cycle Time) total load. All times are in nanoseconds. Din signifies data provided by the system to the CompactFlash Storage Card. The -WAIT signal may be ignored if the -WE cycle to cycle time is greater than the Wait Width time. The Max Wait Width time can be determined from the Card Information Structure. The Wait Width time meets the PCMCIA specification of 12µs but is intentionally less in this specification.





|                                                | Cycle               | Time Mode:     | 250        | ) ns                                | 120        | ) ns                                | 100        | ) ns                                | 80         | ns         |
|------------------------------------------------|---------------------|----------------|------------|-------------------------------------|------------|-------------------------------------|------------|-------------------------------------|------------|------------|
| ltem                                           | Symbol              | IEEE<br>Symbol | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns. |
| Data Delay after<br>IORD                       | td(IORD)            | tIGLQV         |            | 100                                 |            | 50                                  |            | 50                                  |            | 45         |
| Data Hold following<br>IORD                    | th(IORD)            | tIGHQX         | 0          |                                     | 5          |                                     | 5          |                                     | 5          |            |
| IORD Width Time                                | tw(IORD)            | tIGLIGH        | 165        |                                     | 70         |                                     | 65         |                                     | 55         |            |
| Address Setup<br>before IORD                   | tsuA(IORD)          | tAVIGL         | 70         |                                     | 25         |                                     | 25         |                                     | 15         |            |
| Address Hold<br>following IORD                 | thA(IORD)           | tIGHAX         | 20         |                                     | 10         |                                     | 10         |                                     | 10         |            |
| CE Setup before<br>IORD                        | tsuCE(IORD)         | tELIGL         | 5          |                                     | 5          |                                     | 5          |                                     | 5          |            |
| CE Hold following<br>IORD                      | thCE(IORD)          | tIGHEH         | 20         |                                     | 10         |                                     | 10         |                                     | 10         |            |
| REG Setup before<br>IORD                       | tsuREG<br>(IORD)    | tRGLIGL        | 5          |                                     | 5          |                                     | 5          |                                     | 5          |            |
| REG Hold following<br>IORD                     | thREG<br>(IORD)     | tIGHRGH        | 0          |                                     | 0          |                                     | 0          |                                     | 0          |            |
| INPACK Delay<br>Falling from IORD <sup>3</sup> | tdfINPACK<br>(IORD) | tiglial        | 0          | 45                                  | 0          | na¹                                 | 0          | na¹                                 | 0          | na¹        |
| INPACK Delay<br>Rising from IORD <sup>3</sup>  | tdrINPACK<br>(IORD) | tighiah        |            | 45                                  |            | na¹                                 |            | na¹                                 |            | na¹        |
| IOIS16 Delay Falling from Address <sup>3</sup> | tdflOIS16<br>(ADR)  | tAVISL         |            | 35                                  |            | na¹                                 |            | na¹                                 |            | na¹        |
| IOIS16 Delay Rising from Address <sup>3</sup>  | tdrIOIS16<br>(ADR)  | tAVISH         |            | 35                                  |            | na¹                                 |            | na¹                                 |            | na¹        |
| Wait Delay Falling from IORD <sup>3</sup>      | tdWT(IORD)          | tIGLWTL        |            | 35                                  |            | 35                                  |            | 35                                  |            | na²        |
| Data Delay from<br>Wait Rising <sup>3</sup>    | td(WT)              | tWTHQV         |            | 0                                   |            | 0                                   |            | 0                                   |            | na²        |
| Wait Width Time <sup>3</sup>                   | tw(WT)              | tWTLWTH        |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | na²        |

Notes:1) -IOIS16 and -INPACK are not supported in this mode.

2) -WAIT is not supported in this mode.

3) Maximum load on -WAIT, -INPACK and -IOIS16 is 1 LSTTL with 50 pF (40pF below 120nsec Cycle Time) total load. All times are in nanoseconds. Minimum time from -WAIT high to -IORD high is 0 nsec, but minimum -IORD width shall still be met. Dout signifies data provided by the CompactFlash Storage Card or CF+ Card to the system. Wait Width time meets PCMCIA specification of 12µs but is intentionally less in this spec.





|                                                | Cycle              | Time Mode:     | 25         | 5 ns                                | 120        | ) ns                                | 100        | ) ns                                | 80         | ns         |
|------------------------------------------------|--------------------|----------------|------------|-------------------------------------|------------|-------------------------------------|------------|-------------------------------------|------------|------------|
| ltem                                           | Symbol             | IEEE<br>Symbol | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns.                          | Min<br>ns. | Max<br>ns. |
| Data Setup before<br>IOWR                      | tsu(IOWR)          | tDVIWH         | 60         |                                     | 20         |                                     | 20         |                                     | 15         |            |
| Data Hold following<br>IOWR                    | th(IOWR)           | tIWHDX         | 30         |                                     | 10         |                                     | 5          |                                     | 5          |            |
| IOWR Width Time                                | tw(IOWR)           | tIWLIWH        | 165        |                                     | 70         |                                     | 65         |                                     | 55         |            |
| Address Setup<br>before IOWR                   | tsuA(IOWR)         | tAVIWL         | 70         |                                     | 25         |                                     | 25         |                                     | 15         |            |
| Address Hold<br>following IOWR                 | thA(IOWR)          | tIWHAX         | 20         |                                     | 20         |                                     | 10         |                                     | 10         |            |
| CE Setup before<br>IOWR                        | tsuCE<br>(IOWR)    | tELIWL         | 5          |                                     | 5          |                                     | 5          |                                     | 5          |            |
| CE Hold following<br>IOWR                      | thCE<br>(IOWR)     | tIWHEH         | 20         |                                     | 20         |                                     | 10         |                                     | 10         |            |
| REG Setup before<br>IOWR                       | tsuREG<br>(IOWR)   | tRGLIWL        | 5          |                                     | 5          |                                     | 5          |                                     | 5          |            |
| REG Hold following<br>IOWR                     | thREG<br>(IOWR)    | tIWHRGH        | 0          |                                     | 0          |                                     | 0          |                                     | 0          |            |
| IOIS16 Delay Falling from Address <sup>3</sup> | tdflOIS16<br>(ADR) | tAVISL         |            | 35                                  |            | na¹                                 |            | na <sup>1</sup>                     |            | na¹        |
| IOIS16 Delay Rising from Address <sup>3</sup>  | tdrIOIS16<br>(ADR) | tAVISH         |            | 35                                  |            | na¹                                 |            | na¹                                 |            | na¹        |
| Wait Delay Falling<br>from IOWR <sup>3</sup>   | tdWT(IOWR)         | tIWLWTL        |            | 35                                  |            | 35                                  |            | 35                                  |            | na²        |
| IOWR high from Wait high <sup>3</sup>          | tdrIOWR<br>(WT)    | tWTJIWH        | 0          |                                     | 0          |                                     | 0          |                                     | na²        |            |
| Wait Width Time <sup>3</sup>                   | tw(WT)             | tWTLWTH        |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | 350<br>(3000<br>for<br><i>CF</i> +) |            | na²        |

Notes: 1) -IOIS16 and -INPACK are not supported in this mode.

2) -WAIT is not supported in this mode.

3) The maximum load on -WAIT, -INPACK, and -IOIS16 is 1 LSTTL with 50 pF (40pF below 120nsec Cycle Time) total load. All times are in nanoseconds. Minimum time from -WAIT high to -IOWR high is 0 nsec, but minimum -IOWR width shall still be met. Din signifies data provided by the system to the CompactFlash Storage Card or CF+ Card. The Wait Width time meets the PCMCIA specification of 12 µs but is intentionally less in this specification.

#### 14.2 IDE Interface Timing (PIO Mode)



Notes:

(1) Device address consists of -CS0, -CS1, and A[02::00]

(2) Data consists of D[15::00] (16-bit) or D[07::00] (8 bit)

(3) -IOCS16 is shown for PIO modes 0, 1 and 2. For other modes, this signal is ignored.

(4) The negation of IORDY by the device is used to extend the PIO cycle. The determination of whether the cycle is to be extended is made by the host after tA from the assertion of -IORD or -IOWR. The assertion and negation of IORDY is described in the following three cases:

(4-1) Device never negates IORDY: No wait is generated.

(4-2) Device starts to drive IORDY low before tA, but causes IORDY to be asserted before tA: No wait generated. (4-3) Device drives IORDY low before tA: wait generated. The cycle completes after IORDY is reasserted. For cycles where a wait is generated and -IORD is asserted, the device shall place read data on D15-D00 for tRD before causing IORDY to be asserted.

|     | ltem                                            | Mode<br>0 | Mode<br>1 | Mode<br>2 | Mode<br>3 | Mode<br>4 | Mode<br>5 | Mode<br>6 | Note |
|-----|-------------------------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------|
| t0  | Cycle time (min)                                | 600       | 383       | 240       | 180       | 120       | 100       | 80        | 1    |
| t1  | Address Valid to -<br>IORD/-IOWR setup<br>(min) | 70        | 50        | 30        | 30        | 25        | 15        | 10        |      |
| t2  | -IORD/-IOWR (min)                               | 165       | 125       | 100       | 80        | 70        | 65        | 55        | 1    |
| t2  | -IORD/-IOWR (min)<br>Register (8 bit)           | 290       | 290       | 290       | 80        | 70        | 65        | 55        | 1    |
| t2i | -IORD/-IOWR<br>recovery time (min)              | -         | -         | -         | 70        | 25        | 25        | 20        | 1    |
| t3  | -IOWR data setup<br>(min)                       | 60        | 45        | 30        | 30        | 20        | 20        | 15        |      |
| t4  | -IOWR data hold<br>(min)                        | 30        | 20        | 15        | 10        | 10        | 5         | 5         |      |
| t5  | -IORD data setup<br>(min)                       | 50        | 35        | 20        | 20        | 20        | 15        | 10        |      |

| t6  | -IORD data hold<br>(min)                                                        | 5  | 5  | 5  | 5   | 5   | 5   | 5   |   |
|-----|---------------------------------------------------------------------------------|----|----|----|-----|-----|-----|-----|---|
| t6Z | -IORD data tristate<br>(max)                                                    | 30 | 30 | 30 | 30  | 30  | 20  | 20  | 2 |
| t7  | Address valid to -<br>IOCS16 assertion<br>(max)                                 | 90 | 50 | 40 | n/a | n/a | n/a | n/a | 4 |
| t8  | Address valid to -<br>IOCS16 released<br>(max)                                  | 60 | 45 | 30 | n/a | n/a | n/a | n/a | 4 |
| t9  | -IORD/-IOWR to address valid hold                                               | 20 | 15 | 10 | 10  | 10  | 10  | 10  |   |
| tRD | Read Data Valid to<br>IORDY active (min),<br>if IORDY initially low<br>after tA | 0  | 0  | 0  | 0   | 0   | 0   | 0   |   |

| tA | IORDY Setup time                 | 35   | 35   | 35   | 35   | 35   | na⁵ | na⁵ | 3 |
|----|----------------------------------|------|------|------|------|------|-----|-----|---|
| tΒ | IORDY Pulse Width (max)          | 1250 | 1250 | 1250 | 1250 | 1250 | na⁵ | na⁵ |   |
| tC | IORDY assertion to release (max) | 5    | 5    | 5    | 5    | 5    | na⁵ | na⁵ |   |

Notes: All timings are in nanoseconds. The maximum load on -IOCS16 is 1 LSTTL with a 50 pF (40pF below 120nsec Cycle Time) total load. All times are in nanoseconds. Minimum time from -IORDY high to -IORD high is 0 nsec, but minimum -IORD width shall still be met.

1) to is the minimum total cycle time, t2 is the minimum command active time, and t2i is the minimum command recovery time or command inactive time. The actual cycle time equals the sum of the actual command active time and the actual command inactive time. The three timing requirements of t0, t2, and t2i shall be met. The minimum total cycle time requirement is greater than the sum of t2 and t2i. This means a host implementation can lengthen either or both t2 or t2i to ensure that t0 is equal to or greater than the value reported in the device's identify device data. A CompactFlash Storage Card implementation shall support any legal host implementation.

2) This parameter specifies the time from the negation edge of -IORD to the time that the data bus is no longer driven by the CompactFlash Storage Card (tri-state).

3) The delay from the activation of -IORD or -IOWR until the state of IORDY is first sampled. If IORDY is inactive then the host shall wait until IORDY is active before the PIO cycle can be completed. If the CompactFlash Storage Card is not driving IORDY negated at tA after the activation of -IORD or -IOWR, then t5 shall be met and tRD is not applicable. If the CompactFlash Storage Card is driving IORDY negated at the time tA after the activation of -IORD or -IOWR, then tRD shall be met and t5 is not applicable.

4) t7 and t8 apply only to modes 0, 1 and 2. For other modes, this signal is not valid.

5) IORDY is not supported in this mode.



- (1) If the Card cannot sustain continuous, minimum cycle time DMA transfers, it may negate DMARQ within the time specified from the start of a DMA transfer cycle to suspend the DMA transfers in progress and reassert the signal at a later time to continue the DMA operation.
- (2) This signal may be negated by the host to suspend the DMA transfer in progress.

ALL WAVEFORMS IN THIS DIAGRAM ARE SHOWN WITH THE ASSERTED STATE HIGH. NEGATIVE TRUE SIGNALS APPEAR INVERTED ON THE BUS RELATIVE TO THE DIAGRAM.

|                 | ltem                               | Mode 0<br>(ns) | Mode 1<br>(ns) | Mode 2<br>(ns) | Mode 3<br>(ns) | Mode 4<br>(ns) | Note |
|-----------------|------------------------------------|----------------|----------------|----------------|----------------|----------------|------|
| to              | Cycle time (min)                   | 480            | 150            | 120            | 100            | 80             | 1    |
| t <sub>D</sub>  | -IORD / -IOWR asserted width (min) | 215            | 80             | 70             | 65             | 55             | 1    |
| t <sub>E</sub>  | -IORD data access (max)            | 150            | 60             | 50             | 50             | 45             |      |
| t <sub>F</sub>  | -IORD data hold (min)              | 5              | 5              | 5              | 5              | 5              |      |
| t <sub>G</sub>  | -IORD/-IOWR data setup (min)       | 100            | 30             | 20             | 15             | 10             |      |
| t <sub>H</sub>  | -IOWR data hold (min)              | 20             | 15             | 10             | 5              | 5              |      |
| tı              | DMACK to –IORD/-IOWR setup (min)   | 0              | 0              | 0              | 0              | 0              |      |
| tJ              | -IORD / -IOWR to -DMACK hold (min) | 20             | 5              | 5              | 5              | 5              |      |
| t <sub>KR</sub> | -IORD negated width (min)          | 50             | 50             | 25             | 25             | 20             | 1    |
| t <sub>KW</sub> | -IOWR negated width (min)          | 215            | 50             | 25             | 25             | 20             | 1    |
| t <sub>LR</sub> | -IORD to DMARQ delay (max)         | 120            | 40             | 35             | 35             | 35             |      |
| $t_{\text{LW}}$ | -IOWR to DMARQ delay (max)         | 40             | 40             | 35             | 35             | 35             |      |
| t <sub>M</sub>  | CS(1:0) valid to –IORD / -IOWR     | 50             | 30             | 25             | 10             | 5              |      |
| t <sub>N</sub>  | CS(1:0) hold                       | 15             | 10             | 10             | 10             | 10             |      |
| tz              | -DMACK                             | 20             | 25             | 25             | 25             | 25             |      |

Notes: 1)  $t_0$  is the minimum total cycle time and  $t_D$  is the minimum command active time, while  $t_{KR}$  and  $t_{KW}$  are the minimum command recovery time or command inactive time for input and output cycles respectively. The actual cycle time equals the sum of the actual command active time and the actual command inactive time. The three timing requirements of  $t_0$ ,  $t_D$ ,  $t_{KR}$ , and  $t_{KW}$  shall be met. The minimum total cycle time requirement is greater than the sum of  $t_D$  and  $t_{KR}$  or  $t_{KW}$ .for input and output cycles respectively. This means a host implementation can lengthen either or both of  $t_D$  and either of  $t_{KR}$ , and  $t_{KW}$  as needed to ensure that  $t_0$  is equal to or greater than the value reported in the device's identify device data. A CompactFlash Storage Card implementation shall support any legal host implementation.

#### 14.4 Ultra DMA



| Name                 | Moc<br>(in |     | Moo<br>(in | de 1<br>ns) | 1003115 (Sec. 64 | de 2<br>ns) | Moo<br>(in | de 3<br>ns) | - Barrow | de 4<br>ns) | 10 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | de 5<br>ns) | Measurement<br>location. |
|----------------------|------------|-----|------------|-------------|------------------|-------------|------------|-------------|----------|-------------|----------------------------------------|-------------|--------------------------|
|                      | Min        | Max | Min        | Max         | Min              | Max         | Min        | Max         | Min      | Max         | Min                                    | Max         |                          |
| t <sub>2CYCTYP</sub> | 240        |     | 160        |             | 120              |             | 90         | 8           | 60       |             | 40                                     |             | Sender                   |
| t <sub>cyc</sub>     | 112        |     | 73         |             | 54               |             | 39         |             | 25       | 10          | 16.8                                   |             | Recipient                |
| t <sub>2CYC</sub>    | 230        |     | 153        |             | 115              |             | 86         |             | 57       | (           | 38                                     |             | Sender                   |
| t <sub>DS</sub>      | 15.0       |     | 10.0       |             | 7.0              |             | 7.0        |             | 5.0      |             | 4.0                                    |             | Recipient                |
| t <sub>DH</sub>      | 5.0        |     | 5.0        |             | 5.0              |             | 5.0        |             | 5.0      |             | 4.6                                    |             | Recipient                |
| t <sub>DVS</sub>     | 70.0       |     | 48.0       |             | 31.0             |             | 20.0       |             | 6.7      |             | 4.8                                    |             | Sender                   |
| t <sub>DVH</sub>     | 6.2        |     | 6.2        |             | 6.2              |             | 6.2        |             | 6.2      |             | 4.8                                    |             | Sender                   |
| t <sub>cs</sub>      | 15.0       |     | 10.0       |             | 7.0              | 3           | 7.0        |             | 5.0      | 0           | 5.0                                    |             | Device                   |
| t <sub>cH</sub>      | 5.0        |     | 5.0        |             | 5.0              |             | 5.0        |             | 5.0      |             | 5.0                                    |             | Device                   |
| t <sub>cvs</sub>     | 70.0       |     | 48.0       |             | 31.0             | 6           | 20.0       |             | 6.7      | 0           | 10.0                                   |             | Host                     |
| t <sub>cvH</sub>     | 6.2        |     | 6.2        |             | 6.2              |             | 6.2        |             | 6.2      |             | 10.0                                   |             | Host                     |
| t <sub>ZFS</sub>     | 0          |     | 0          |             | 0                |             | 0          |             | 0        |             | 35                                     |             | Device                   |
| t <sub>DZFS</sub>    | 70.0       |     | 48.0       |             | 31.0             |             | 20.0       |             | 6.7      | 17          | 25                                     |             | Sender                   |
| t <sub>FS</sub>      |            | 230 |            | 200         |                  | 170         |            | 130         | 5        | 120         |                                        | 90          | Device                   |
| t <sub>LI</sub>      | 0          | 150 | 0          | 150         | 0                | 150         | 0          | 100         | 0        | 100         | 0                                      | 75          | Note 2                   |
| t <sub>MLI</sub>     | 20         |     | 20         |             | 20               |             | 20         |             | 20       |             | 20                                     |             | Host                     |
| t <sub>ui</sub>      | 0          |     | 0          | 0           | 0                |             | 0          | 65          | 0        | i ŝ         | 0                                      | 2           | Host                     |
| t <sub>AZ</sub>      |            | 10  |            | 10          |                  | 10          |            | 10          | 2        | 10          |                                        | 10          | Note 3                   |
| t <sub>ZAH</sub>     | 20         |     | 20         |             | 20               |             | 20         |             | 20       |             | 20                                     |             | Host                     |
| t <sub>ZAD</sub>     | 0          |     | 0          |             | 0                |             | 0          |             | 0        |             | 0                                      |             | Device                   |
| t <sub>ENV</sub>     | 20         | 70  | 20         | 70          | 20               | 70          | 20         | 55          | 20       | 55          | 20                                     | 50          | Host                     |
| t <sub>RFS</sub>     |            | 75  |            | 70          |                  | 60          |            | 60          |          | 60          |                                        | 50          | Sender                   |
| t <sub>RP</sub>      | 160        |     | 125        |             | 100              |             | 100        |             | 100      |             | 85                                     |             | Recipient                |
| IORDYZ               |            | 20  |            | 20          |                  | 20          |            | 20          |          | 20          |                                        | 20          | Device                   |
| tziordy              | 0          |     | 0          |             | 0                | 6           | 0          |             | 0        |             | 0                                      |             | Device                   |
| t <sub>ACK</sub>     | 20         |     | 20         |             | 20               |             | 20         |             | 20       |             | 20                                     |             | Host                     |
| t <sub>ss</sub>      | 50         |     | 50         |             | 50               |             | 50         |             | 50       |             | 50                                     |             | Sender                   |

NOTES -

1 All signal transitions for a timing parameter shall be measured at the connector specified in the measurement location column. For example, in the case of t<sub>RFS</sub>, both STROBE and DMARDY- transitions are measured at the sender connector.

2 The parameter t<sub>u</sub> shall be measured at the connector of the sender or recipient that is responding to an incoming transition from the recipient or sender respectively. Both the incoming signal and the outgoing response shall be measured at the same connector.

3 The parameter t<sub>AZ</sub> shall be measured at the connector of the sender or recipient that is releasing the bus.

Notes: 1) The parameters t<sub>UI</sub>, t<sub>MLI</sub> (in Figure 36: Ultra DMA Data-In Burst Device Termination Timing and Figure 37: Ultra DMA Data-In Burst Host Termination Timing), and t<sub>LI</sub> indicate sender-to-recipient or recipient-to-sender interlocks, i.e., one agent (either sender or recipient) is waiting for the other agent to respond with a signal before proceeding. t<sub>UI</sub> is an unlimited interlock that has no maximum time value. t<sub>MLI</sub> is a limited time-out that has a defined minimum. t<sub>LI</sub> is a limited time-out that has a defined minimum.

2) 80-conductor cabling (see 4.3.8.4) shall be required in order to meet setup ( $t_{DS}$ ,  $t_{CS}$ ) and hold ( $t_{DH}$ ,  $t_{CH}$ ) times in modes greater than 2.

3) Timing for  $t_{DVS}$ ,  $t_{DVH}$ ,  $t_{CVS}$  and  $t_{CVH}$  shall be met for lumped capacitive loads of 15 and 40 pF at the connector where the Data and STROBE signals have the same capacitive load value. Due to reflections on the cable, these timing measurements are not valid in a normally functioning system.

4) For all modes the parameter  $t_{ZIORDY}$  may be greater than  $t_{ENV}$  due to the fact that the host has a pull-up on IORDY- giving it a known state when released.

5) The parameters  $t_{DS}$ , and  $t_{DH}$  for mode 5 are defined for a recipient at the end of the cable only in a configuration with a single device located at the end of the cable. This could result in the minimum values for  $t_{DS}$  and  $t_{DH}$  for mode 5 at the middle connector being 3.0 and 3.9 ns respectively.

#### 15. Package Specifications



### **Appendix: Part Number Table**

| Product                              | Advantech PN       |
|--------------------------------------|--------------------|
| SQF 256M SLC CF 1CH P8 DMA (0~70°)   | SQF-P10S1-256M-P8C |
| SQF 512M SLC CF 1CH P8 DMA (0~70°)   | SQF-P10S2-512M-P8C |
| SQF 1G SLC CF 1CH P8 DMA (0~70°)     | SQF-P10S1-1G-P8C   |
| SQF 2G SLC CF 2CH P8 DMA (0~70°)     | SQF-P10S2-2G-P8C   |
| SQF 4G SLC CF 2CH P8 DMA (0~70°)     | SQF-P10S2-4G-P8C   |
| SQF 8G SLC CF 2CH P8 DMA (0~70°)     | SQF-P10S2-8G-P8C   |
| SQF 16G SLC CF 2CH P8 DMA (0~70°)    | SQF-P10S2-16G-P8C  |
| SQF 32G SLC CF 2CH P8 DMA (0~70°)    | SQF-P10S2-32G-P8C  |
| SQF 256M SLC CF 1CH P8 DMA (-40~85°) | SQF-P10S1-256M-P8E |
| SQF 512M SLC CF 1CH P8 DMA (-40~85°) | SQF-P10S2-512M-P8E |
| SQF 1G SLC CF 1CH P8 DMA (-40~85°)   | SQF-P10S1-1G-P8E   |
| SQF 2G SLC CF 2CH P8 DMA (-40~85°)   | SQF-P10S2-2G-P8E   |
| SQF 4G SLC CF 2CH P8 DMA (-40~85°)   | SQF-P10S2-4G-P8E   |
| SQF 8G SLC CF 2CH P8 DMA (-40~85°)   | SQF-P10S2-8G-P8E   |
| SQF 16G SLC CF 2CH P8 DMA (-40~85°)  | SQF-P10S2-16G-P8E  |
| SQF 32G SLC CF 2CH P8 DMA (-40~85°)  | SQF-P10S2-32G-P8E  |